Part Number Hot Search : 
LA7337 CP302 20N502 74AVC 1N4037 1004G N2111 HFP3N80
Product Description
Full Text Search
 

To Download HIP408003 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 NS ESI G EW D U C T R N OD R D FO NDE ITUTE P IP4080A E O M M SU B ST B ER H Data Sheet RE C NOT SSIBLE RT NUM PA PO R SI L I N TE
(R)
HIP4080
February, 2003 FN3178.11
80V/2.5A Peak, High Frequency Full Bridge FET Driver
The HIP4080 is a high frequency, medium voltage Full Bridge N-Channel FET driver IC, available in 20 lead plastic SOIC and DIP packages. The HIP4080 includes an input comparator, used to facilitate the "hysteresis" and PWM modes of operation. Its HEN (high enable) lead can force current to freewheel in the bottom two external power MOSFETs, maintaining the upper power MOSFETs off. Since it can switch at frequencies up to 1MHz, the HIP4080 is well suited for driving Voice Coil Motors, switching power amplifiers and power supplies. HIP4080 can also drive medium voltage brush motors, and two HIP4080s can be used to drive high performance stepper motors, since the short minimum "on-time" can provide fine micro-stepping capability. Short propagation delays of approximately 55ns maximizes control loop crossover frequencies and dead-times which can be adjusted to near zero to minimize distortion, resulting in precise control of the driven load. The similar HIP4081 IC allows independent control of all 4 FETs in an Full Bridge configuration. See also, Application Note AN9324 for the HIP4080. Similar part, HIP4080A, includes under voltage circuitry which doesn't require the circuitry shown in Figure 30 of this data sheet.
Features
* Drives N-Channel FET Full Bridge Including High Side Chop Capability * Bootstrap Supply Max Voltage to 95VDC * Drives 1000pF Load at 1MHz in Free Air at 50oC with Rise and Fall Times of 10ns (Typ) * User-Programmable Dead Time * Charge-Pump and Bootstrap Maintain Upper Bias Supplies * DIS (Disable) Pin Pulls Gates Low * Input Logic Thresholds Compatible with 5V to 15V Logic Levels * Very Low Power Consumption
Applications
* Medium/Large Voice Coil Motors * Full Bridge Power Supplies * Switching Power Amplifiers * High Performance Motor Controls * Noise Cancellation Systems * Battery Powered Vehicles
Ordering Information
PART NUMBER HIP4080IP HIP4080IB TEMP. RANGE (oC) -40 to 85 -40 to 85 PACKAGE 20 Lead PDIP 20 Lead SOIC PKG. NO. E20.3 M20.3
* Peripherals * U.P.S.
Pinout
HIP4080 (20-LEAD PDIP, SOIC) TOP VIEW
BHB HEN DIS VSS OUT IN+ INHDEL LDEL
1 2 3 4 5 6 7 8 9
20 BHO 19 BHS 18 BLO 17 BLS 16 VDD 15 VCC 14 ALS 13 ALO 12 AHS 11 AHO
AHB 10
1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 321-724-7143 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright (c) Intersil Americas Inc. 2003. All Rights Reserved All other trademarks mentioned are the property of their respective owners.
HIP4080 Application Block Diagram
80V
12V
BHO BHS HEN BLO LOAD
DIS HIP4080 IN+ INALO AHS AHO GND GND
Functional Block Diagram (1/2 HIP4080)
AHB 10 CHARGE PUMP VDD 16 HEN 2 TURN-ON DELAY DBS DIS 3 15 VCC TO VDD (PIN 16) LEVEL SHIFT AND LATCH DRIVER 11 AHS 12 AHO CBS HIGH VOLTAGE BUS 80VDC
OUT IN+ IN_ HDEL LDEL VSS
5 6 7 8 9 4 + TURN-ON DELAY
DRIVER 13
ALO CBF
+12VDC BIAS SUPPLY
ALS 14
2
HIP4080 Typical Application (Hysteresis Mode Switching)
80V
1 BHB 12V DIS 2 HEN 3 DIS 4 VSS 5 OUT 6V IN 6 IN+ 7 IN8 HDEL 9 LDEL 10 AHB
BHO 20 BHS 19 BLO 18 BLS 17 VDD 16 VCC 15 ALS 14 ALO 13 AHS 12 AHO 11 12V
LOAD
GND
+ 6V
GND
3
HIP4080
Absolute Maximum Ratings
Supply Voltage, VDD and VCC . . . . . . . . . . . . . . . . . . . . -0.3V to 16V Logic I/O Voltages . . . . . . . . . . . . . . . . . . . . . . . -0.3V to VDD +0.3V Voltage on AHS, BHS . . . -6.0V (Transient) to 80V (25oC to 125oC) Voltage on AHS, BHS . . . -6.0V (Transient) to 70V (-55oC to 125oC Voltage on ALS, BLS . . . . . . . -2.0V (Transient) to +2.0V (Transient) Voltage on AHB, BHBVAHS, BHS -0.3V to VAHS, BHS +16VVoltage on Voltage on ALO, BLO. . . . . . . . . . . . . VALS, BLS -0.3V to VCC +0.3V Voltage on AHO, BHO . . . . . . VAHS, BHS -0.3V to VAHB, BHB +0.3V Input Current, HDEL and LDEL . . . . . . . . . . . . . . . . . . -5mA to 0mA Phase Slew Rate . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20V/ns All Voltages relative to pin 4, VSS, unless otherwise specified.
Thermal Information
Thermal Resistance (Typical, Note 1) . . . . . . . . . . . . . . . JA (oC/W) SOIC Package. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 PDIP Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 75 Maximum Power Dissipation at 85oC SOIC Package. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 470mW DIP Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 530mW Storage Temperature Range. . . . . . . . . . . . . . . . . . -65oC to 150oC Operating Max. Junction Temperature . . . . . . . . . . . . . . . . . . 125oC Lead Temperature (Soldering 10s) . . . . . . . . . . . . . . . . . . . . . 300oC (SOIC - Lead Tips Only)
Operating Conditions
Supply Voltage, VDD and VCC . . . . . . . . . . . . . . . . . . . . +8V to +15V Voltage on ALS, BLS . . . . . . . . . . . . . . . . . . . . . . . . . -1.0V to +1.0V Voltage on AHB, BHB . . . . . . . . VAHS, BHS +5V to VAHS, BHS +15V Input Current, HDEL and LDEL . . . . . . . . . . . . . . . . -500A to -50A Operating Ambient Temperature Range . . . . . . . . . . -40oC to 85oC
CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTE: 1. JA is measured with the component mounted on an evaluation PC board in free air.
Electrical Specifications
VDD = VCC = VAHB = VBHB = 12V, VSS = VALS = VBLS = VAHS = VBHS = 0V, RHDEL = RLDEL = 100K, and TA = 25oC, Unless Otherwise Specified TJ = 25oC TJ = - 40oC TO 125oC MAX MIN MAX UNITS
PARAMETERS
SYMBOL
TEST CONDITIONS
MIN
TYP
SUPPLY CURRENTS AND CHARGE PUMPS VDD Quiescent Current VDD Operating Current VCC Quiescent Current VCC Operating Current AHB, BHB Quiescent Current Qpump Output Current AHB, BHB Operating Current AHS, BHS, AHB, BHB Leakage Current AHB-AHS, BHB-BHS Qpump Output Voltage IDD IDDO ICC ICCO IAHB, IBHB IN- = 2.5V, Other Inputs = 0V Outputs switching f = 500kHz IN- = 2.5V, Other Inputs = 0V, IALO = IBLO = 0 f = 500kHz, No Load IN- = 2.5V, Other Inputs = 0V, IAHO = IBHO = 0, VDD = VCC = VAHB = VBHB = 10V f = 500kHz, No Load VAHS = VBHS = VAHB = VBHB = 95V IAHB = IAHB = 0, No Load 8 9 1 -50 10.5 11 25 1.5 -30 13 14 80 2.0 -15 7 8 0.8 -60 14 15 100 3 -10 mA mA A mA A
IAHBO, IBHBO IHLK VAHB VAHS VBHB VBHS
0.5 11.5
0.9 0.02 12.6
1.3 1.0 14.0
0.4 10.5
1.7 10 14.5
mA A V
INPUT COMPARATOR PINS: IN+, IN-, OUT Offset Voltage Input Bias Current Input Offset Current Input Common Mode Voltage Range Voltage Gain VOS IIB IOS CMVR AVOL Over Common Mode Voltage Range -10 0 -1 1 10 0 0.5 0 25 +10 2 +1 VDD -1.5 -15 0 -2 1 10 +15 4 +2 VDD -1.5 mV A A V V/mV
4
HIP4080
Electrical Specifications
VDD = VCC = VAHB = VBHB = 12V, VSS = VALS = VBLS = VAHS = VBHS = 0V, RHDEL = RLDEL = 100K, and TA = 25oC, Unless Otherwise Specified (Continued) TJ = 25oC PARAMETERS OUT High Level Output Voltage OUT Low Level Output Voltage High Level Output Current Low Level Output Current INPUT PINS: DIS Low Level Input Voltage High Level Input Voltage Input Voltage Hysteresis Low Level Input Current High Level Input Current INPUT PINS: HEN Low Level Input Voltage High Level Input Voltage Input Voltage Hysteresis Low Level Input Current High Level Input Current TURN-ON DELAY PINS: LDEL AND HDEL LDEL, HDEL Voltage VHDEL,V IHDEL = ILDEL = -100A 4.9 5.1 5.3 4.8 5.4 V IIL IIH VIN = 0V, Full Operating Conditions VIN = 5V, Full Operating Conditions VIL VIH Full Operating Conditions Full Operating Conditions 2.5 -260 -1 35 -200 1.0 -150 +1 2.7 -270 -10 0.8 -130 +10 V V mV A A IIL IIH VIN = 0V, Full Operating Conditions VIN = 5V, Full Operating Conditions VIL VIH Full Operating Conditions Full Operating Conditions 2.5 -130 -1 35 -100 1.0 -75 +1 2.7 -135 -10 0.8 -65 +10 V V mV A A SYMBOL VOH VOL IOH IOL TEST CONDITIONS IN+ > IN-, IOH = -300A IN+ < IN-, IOL = 300A VOUT VOUT MIN VDD -0.4 -9 8 TYP -7 10 MAX 0.3 -4 12 TJ = - 40oC TO 125oC MIN VDD - 0.5 -11 5 MAX 0.4 -2 14 UNITS V V mA mA
= 6V = 6V
GATE DRIVER OUTPUT PINS: ALO, BLO, AHO, AND BHO Low Level Output Voltage High Level Output Voltage Peak Pull-up Current Peak Pull-down Current VOL VCC - VOH IO+ IO IOUT = 100mA IOUT = -100mA VOUT = 0V VOUT = 12V .70 0.8 1.7 1.7 0.85 0.95 2.6 2.4 1.0 1.1 3.8 3.3 0.5 0.5 1.4 1.3 1.1 1.2 4.1 3.6 V V A A
Switching Specifications VDD = VCC = VAHB = VBHB = 12V, VSS = VALS = VBLS = VAHS = VBHS = 0V, RHDEL = RLDEL = 10K,
CL = 1000pF, and TA = 25oC, Unless Otherwise Specified TJ = 25oC PARAMETERS Lower Turn-off Propagation Delay (IN+/IN- to ALO/BLO) Upper Turn-off Propagation Delay (IN+/IN- to AHO/BHO) Lower Turn-on Propagation Delay (IN+/IN- to ALO/BLO) Upper Turn-on Propagation Delay (IN+/IN- to AHO/BHO) Rise Time Fall Time Turn-on Input Pulse Width Turn-off Input Pulse Width SYMBOL TLPHL THPHL TLPLH THPLH Tr Tf TPWIN-ON TPWIN-OFF RHDEL = RLDEL = 10K RHDEL = RLDEL = 10K RHDEL = RLDEL = 10K RHDEL = RLDEL = 10K TEST CONDITIONS MIN 50 40 TYP 40 50 45 70 10 10 MAX 70 80 70 110 25 25 TJ = - 40oC TO 125oC MIN 50 40 MAX UNITS 90 110 90 140 35 35 ns ns ns ns ns ns ns ns
5
HIP4080
Switching Specifications VDD = VCC = VAHB = VBHB = 12V, VSS = VALS = VBLS = VAHS = VBHS = 0V, RHDEL = RLDEL = 10K,
CL = 1000pF, and TA = 25oC, Unless Otherwise Specified (Continued) TJ = 25oC PARAMETERS Disable Turn-off Propagation Delay (DIS - Lower Outputs) Disable Turn-off Propagation Delay (DIS - Upper Outputs) Disable to Lower Turn-on Propagation Delay (DIS - ALO and BLO) Refresh Pulse Width (ALO and BLO) Disable to Upper Enable (DIS - AHO and BHO) HEN-AHO, BHO Turn-off, Propagation Delay HEN-AHO, BHO Turn-on, Propagation Delay SYMBOL TDISLOW TDISHIGH TDLPLH TREF-PW TUEN THEN-PHL THEN-PLH RHDEL = RLDEL = 10K RHDEL = RLDEL = 10K TEST CONDITIONS MIN 160 TYP 45 55 35 260 335 35 60 MAX 75 85 70 380 500 70 90 TJ = - 40oC TO 125oC MIN 140 MAX UNITS 95 105 90 420 550 90 110 ns ns ns ns ns ns ns
TRUTH TABLE INPUT IN+ > INX 1 0 1 0 HEN X 1 1 0 0 DIS 1 0 0 0 0 ALO 0 0 1 0 1 AHO 0 1 0 0 0 OUTPUT BLO 0 1 0 1 0 BHO 0 0 1 0 0
Pin Descriptions
PIN NUMBER 1 SYMBOL BHB DESCRIPTION B High-side Bootstrap supply. External bootstrap diode and capacitor are required. Connect cathode of bootstrap diode and positive side of bootstrap capacitor to this pin. Internal charge pump supplies 30A out of this pin to maintain bootstrap supply. Internal circuitry clamps the bootstrap supply to approximately 12.8V. High-side Enable input. Logic level input that when low overrides IN+/IN- (Pins 6 and 7) to put AHO and BHO drivers (Pins 11 and 20) in low output state. When HEN is high AHO and BHO are controlled by IN+/IN- inputs. The pin can be driven by signal levels of 0V to 15V (no greater than VDD). DISable input. Logic level input that when taken high sets all four outputs low. DIS high overrides all other inputs. When DIS is taken low the outputs are controlled by the other inputs. The pin can be driven by signal levels of 0V to 15V (no greater than VDD). Chip negative supply, generally will be ground. OUTput of the input control comparator. This output can be used for feedback and hysteresis. Non-inverting input of control comparator. If IN+ is greater than IN- (Pin 7) then ALO and BHO are low level outputs and BLO and AHO are high level outputs. If IN+ is less than IN- then ALO and BHO are high level outputs and BLO and AHO are low level outputs. DIS (Pin 3) high level will override IN+/IN- control for all outputs. HEN (Pin 2) low level will override IN+/IN- control of AHO and BHO. When switching in four quadrant mode, dead time in a half bridge leg is controlled by HDEL and LDEL (Pins 8 and 9). Inverting input of control comparator. See IN+ (Pin 6) description. High-side turn-on DELay. Connect resistor from this pin to VSS to set timing current that defines the turn-on delay of both high-side drivers. The low-side drivers turn-off with no adjustable delay, so the HDEL resistor guarantees no shoot-through by delaying the turn-on of the high-side drivers. HDEL reference voltage is approximately 5.1V.
2
HEN
3
DIS
4 5 6
VSS OUT IN+
7 8
INHDEL
6
HIP4080 Pin Descriptions
PIN NUMBER 9 SYMBOL LDEL (Continued)
DESCRIPTION Low-side turn-on DELay. Connect resistor from this pin to VSS to set timing current that defines the turn-on delay of both low-side drivers. The high-side drivers turn-off with no adjustable delay, so the LDEL resistor guarantees no shoot-through by delaying the turn-on of the low-side drivers. LDEL reference voltage is approximately 5.1V. A High-side Bootstrap supply. External bootstrap diode and capacitor are required. Connect cathode of bootstrap diode and positive side of bootstrap capacitor to this pin. Internal charge pump supplies 30A out of this pin to maintain bootstrap supply. Internal circuitry clamps the bootstrap supply to approximately 12.8V. A High-side Output. Connect to gate of A High-side power MOSFET. A High-side Source connection. Connect to source of A High-side power MOSFET. Connect negative side of bootstrap capacitor to this pin. A Low-side Output. Connect to gate of A Low-side power MOSFET. A Low-side Source connection. Connect to source of A Low-side power MOSFET. Positive supply to gate drivers. Must be same potential as VDD (Pin 16). Connect to anodes of two bootstrap diodes. Positive supply to lower gate drivers. Must be same potential as VCC (Pin 15). De-couple this pin to VSS (Pin 4). B Low-side Source connection. Connect to source of B Low-side power MOSFET. B Low-side Output. Connect to gate of B Low-side power MOSFET. B High-side Source connection. Connect to source of B High-side power MOSFET. Connect negative side of bootstrap capacitor to this pin. B High-side Output. Connect to gate of B High-side power MOSFET.
10
AHB
11 12 13 14 15 16 17 18 19 20
AHO AHS ALO ALS VCC VDD BLS BLO BHS BHO
7
HIP4080 Timing Diagrams
THPHL DIS = 0 HEN = 1 IN+ > INTDT TLPLH
ALO AHO BLO BHO TLPHL TDT THPLH Tr Tf (10% - 90%) (90% - 10%)
FIGURE 1. BI-STATE MODE
THEN-PHL DIS = 0 HEN IN+ > INALO AHO BLO BHO
THEN-PLH
FIGURE 2. HIGH SIDE CHOP MODE
TDLPLH TREF-PW DIS HEN = 1 IN+ > INALO AHO BLO BHO TUEN
TDIS
FIGURE 3. DISABLE FUNCTION
8
HIP4080 Typical Performance Curves
VDD = VCC = VAHB = VBHB = 12V, VSS = VALS = VBLS = VAHS = VBHS = 0V, RHDEL = RLDEL= 100K, and TA = 25oC, Unless Otherwise Specified
13 14.0 IDD SUPPLY CURRENT (mA) 12.0 10.0 8.0 6.0 4.0 2.0 8 10 12 VDD SUPPLY VOLTAGE (V) 14 12.5 SUPPLY CURRENT (mA) 12.0 11.5 11.0 10.5 10
200
400
600
800
1000
SWITCHING FREQUENCY (kHz)
FIGURE 4. QUIESCENT IDD SUPPLY CURRENT vs VDD SUPPLY VOLTAGE
FLOATING SUPPLY BIAS CURRENT (mA) 30.0 25.0 20.0 15.0 10.0 5.0 0.0 0 100 200 300 400 500 600 700 800 900 1000
FIGURE 5. IDDO , NO-LOAD IDD SUPPLY CURRENT vs FREQUENCY (kHz)
5.0 125oC 75oC 25oC 0oC -40oC
ICC SUPPLY CURRENT (mA)
4.0
3.0
2.0
1.0
0.0 0 100 200 300 400 500 600 700 800 900 1000 SWITCHING FREQUENCY (kHz) SWITCHING FREQUENCY (kHz)
FIGURE 6. SIDE A, B FLOATING SUPPLY BIAS CURRENT vs FREQUENCY (LOAD = 1000pF)
FIGURE 7. ICCO, NO-LOAD ICC SUPPLY CURRENT vs FREQUENCY (kHz) TEMPERATURE
FLOATING SUPPLY BIAS CURRENT (mA)
1.8
COMPARATOR INPUT CURRENT (A)
1.0
1.4
1.0
0.6
0.5
0.2
-0.2 0 200 400 600 800 1000 -40 -20 0 20 40 60 80 100 120 FREQUENCY (kHz) JUNCTION TEMPERATURE (oC)
FIGURE 8. IAHB, IBHB, NO-LOAD FLOATING SUPPLY BIAS CURRENT vs FREQUENCY
FIGURE 9. COMPARATOR INPUT CURRENT IL vs TEMPERATURE AT VCM = 5V
9
HIP4080 Typical Performance Curves
-90 LOW LEVEL INPUT CURRENT (A) LOW LEVEL INPUT CURRENT (A)
VDD = VCC = VAHB = VBHB = 12V, VSS = VALS = VBLS = VAHS = VBHS = 0V, RHDEL = RLDEL= 100K, and TA = 25oC, Unless Otherwise Specified (Continued)
-180
-190
-100
-200
-210
-110
-220
-120 -50
-230 -25 0 25 50 75 100 125 -40 -20 0 20 40 60 80 100 120 JUNCTION TEMPERATURE (oC) JUNCTION TEMPERATURE (oC)
FIGURE 10. DIS LOW LEVEL INPUT CURRENT IIL vs TEMPERATURE
NO-LOAD FLOATING CHARGE PUMP VOLTAGE
FIGURE 11. HEN LOW LEVEL INPUT CURRENT IIL vs TEMPERATURE
80
15.0 PROPAGATION DELAY (ns) 70
14.0
13.0
60
12.0
50
11.0
40
10.0 -40 -20 0 20 40 60 80 100 120 JUNCTION TEMPERATURE (oC)
30 -40 -20 0 20 40 60 80 100 120 JUNCTION TEMPERATURE (oC)
FIGURE 12. AHB - AHS, BHB - BHS NO-LOAD CHARGE PUMP VOLTAGE vs TEMPERATURE
FIGURE 13. UPPER DISABLE TURN-OFF PROPAGATION DELAY TDISHIGH vs TEMPERATURE
10
HIP4080 Typical Performance Curves
VDD = VCC = VAHB = VBHB = 12V, VSS = VALS = VBLS = VAHS = VBHS = 0V, RHDEL = RLDEL= 100K, and TA = 25oC, Unless Otherwise Specified (Continued)
400
80
PROPAGATION DELAY (ns)
380
PROPAGATION DELAY (ns) -20 0 20 40 60 80 100 120
70
360
60
340
50
320
40
300 -40
30 -40 -20 0 20 40 60 80 100 120 JUNCTION TEMPERATURE (oC) JUNCTION TEMPERATURE (oC)
FIGURE 14. DISABLE TO UPPER ENABLE TUEN PROPAGATION DELAY vs TEMPERATURE
375 REFRESH PULSE WIDTH (ns)
FIGURE 15. LOWER DISABLE TURN-OFF PROPAGATION DELAY TDISLOW vs TEMPERATURE
80 70 60 50 40 30 20
325
275
225
175 -40
PROPAGATION DELAY (ns)
-20
0
20
40
60
80
100
120
-40
-20
0
20
40
60
80
100
120
JUNCTION TEMPERATURE (oC)
JUNCTION TEMPERATURE (oC)
FIGURE 16. TREF-PW REFRESH PULSE WIDTH vs TEMPERATURE
FIGURE 17. DISABLE TO LOWER ENABLE TDLPLH PROPAGATION DELAY vs TEMPERATURE
11
HIP4080 Typical Performance Curves
VDD = VCC = VAHB = VBHB = 12V, VSS = VALS = VBLS = VAHS = VBHS = 0V, RHDEL = RLDEL= 100K, and TA = 25oC, Unless Otherwise Specified (Continued)
90.0 PROPAGATION DELAY (ns) PROPAGATION DELAY (ns) -40 -20 0 20 40 60 80 100 120 80.0 70.0 60.0 50.0 40.0
90.0 80.0 70.0 60.0 50.0 40.0 -40 -20 0 20 40 60 80 100 120
JUNCTION TEMPERATURE (oC)
JUNCTION TEMPERATURE (oC)
FIGURE 18. UPPER TURN-OFF PROPAGATION DELAY THPHL vs TEMPERATURE
FIGURE 19. UPPER TURN-ON PROPAGATION DELAY THPLH vs TEMPERATURE
90.0 PROPAGATION DELAY (ns) 80.0 70.0 60.0 50.0 40.0 -40 -20 0 20 40 60 80 100 120 PROPAGATION DELAY (ns)
90.0 80.0 70.0 60.0 50.0 40.0 -40 -20 0 20 40 60 80 100 120
JUNCTION TEMPERATURE (oC)
JUNCTION TEMPERATURE (oC)
FIGURE 20. LOWER TURN-OFF PROPAGATION DELAY TLPHL vs TEMPERATURE
13.5
FIGURE 21. LOWER TURN-ON PROPAGATION DELAY TLPLH vs TEMPERATURE
13.5
GATE DRIVE FALL TIME (ns)
11.5
TURN-ON RISE TIME (ns)
12.5
12.5
11.5
10.5
10.5
9.5
9.5
8.5 -40 -20 0 20 40 60 80 JUNCTION TEMPERATURE (oC) 100 120
8.5 -40
-20
0
20 40 60 80 JUNCTION TEMPERATURE (C)
100
120
FIGURE 22. GATE DRIVE FALL TIME TF vs TEMPERATURE
FIGURE 23. GATE DRIVE RISE TIME TR vs TEMPERATURE
12
HIP4080 Typical Performance Curves
VDD = VCC = VAHB = VBHB = 12V, VSS = VALS = VBLS = VAHS = VBHS = 0V, RHDEL = RLDEL= 100K, and TA = 25oC, Unless Otherwise Specified (Continued)
6.0 HDEL, LDEL INPUT VOLTAGE (V)
1500 1250
5.5 VCC - VOH (mV) 1000 750 500 250 4.0 -40 -20 0 20 40 60 80 100 120 JUNCTION TEMPERATURE (oC) 0 6
5.0
-40oC 0oC 25oC 75oC 125oC 8 10 12 14
4.5
BIAS SUPPLY VOLTAGE (V)
FIGURE 24. VLDEL, VHDEL VOLTAGE vs TEMPERATURE
FIGURE 25. HIGH LEVEL OUTPUT VOLTAGE, VCC - VOH vs BIAS SUPPLY AND TEMPERATURE AT 100mA
1500 GATE DRIVE SINK CURRENT (A) 1250 1000 VOL (mV) 750 -40oC 500 250 0 6 0oC 25oC 75oC 125oC 8 10 12 BIAS SUPPLY VOLTAGE (V) 14
3.5 3.0 2.5 2.0 1.5 1.0 0.5 0.0 6 7 8 9 10 11 12 13 14 15 16 VDD , VCC , VAHB, VBHB (V)
FIGURE 26. LOW LEVEL OUTPUT VOLTAGE VOL vs BIAS SUPPLY AND TEMPERATURE AT 100mA
FIGURE 27. PEAK PULLDOWN CURRENT IO vs BIAS SUPPLY VOLTAGE
13
HIP4080 Typical Performance Curves
VDD = VCC = VAHB = VBHB = 12V, VSS = VALS = VBLS = VAHS = VBHS = 0V, RHDEL = RLDEL= 100K, and TA = 25oC, Unless Otherwise Specified (Continued)
3.5 LOW VOLTAGE BIAS CURRENT (mA) GATE DRIVE SINK CURRENT (A) 3.0 2.5 2.0 1.5 1.0 0.5 0.0 6 7 8 9 10 11 12 13 14 15 16 VDD, VCC , VAHB , VBHB (V) 500 200 100 50 20 10 5 2 1 0.5 0.2 0.1 1 2 5 10 20 50 100 200 500 1000 SWITCHING FREQUENCY (kHz) 10,000 3,000 1,000 100
FIGURE 28. PEAK PULLUP CURRENT IO+ vs SUPPLY VOLTAGE
FIGURE 29. LOW VOLTAGE BIAS CURRENT IDD AND ICC (LESS QUIESCENT COMPONENT) vs FREQUENCY AND GATE LOAD CAPACITANCE
150
1000 500 LEVEL-SHIFT CURRENT (A) 200 DEAD-TIME (ns) 100 200 500 1000 100 50 20 10 5 2 1 1 2 5 10 20 50 SWITCHING FREQUENCY (kHz) 80V 60V 40V 20V
120
90
60
30
0 10 50 100 150 200 HDEL/LDEL RESISTANCE (k) 250
FIGURE 30. HIGH VOLTAGE LEVEL-SHIFT CURRENT vs FREQUENCY AND BUS VOLTAGE
FIGURE 31. MINIMUM DEAD-TIME vs DEL RESISTANCE
HIP4080 Power-up Application Information
The HIP4080 H-Bridge Driver IC requires external circuitry to assure reliable start-up conditions of the upper drivers. If not addressed in the application, the H-Bridge power MOSFETs may be exposed to shoot-through current, possibly leading to MOSFET failure. Following the instructions below will result in reliable start-up. The HIP4080 does not have an input protocol like the HIP4081 that keeps both lower power MOSFETs off other than through the DIS pin. IN+ and IN- are inputs to a comparator that control the bridge in such a way that only one of the lower power devices is on at a time, assuming DIS is low. However, keeping both lower MOSFETs off can be accomplished by controlling the lower turn-on delay pin, LDEL, while the chip is enabled, as shown in Figure 32. Pulling LDEL to VDD will indefinitely delay the lower turn-on delays through the input comparator and will
keep the lower MOSFETs off. With the lower MOSFETs off and the chip enabled, i.e. DIS = low, IN+ or IN- can be switched through a full cycle, properly setting the upper driver outputs. Once this is accomplished, LDEL is released to its normal operating point. It is critical that IN+/IN- switch a full cycle while LDEL is held high, to avoid shoot-through. This start-up procedure can be initiated by the supply voltage and/or the chip enable command by the circuit in Figure 32.
14
HIP4080
1 BHB VDD VDD ENABLE 56K 2N3906 56K 8.2V VDD 100K 100K 0.1F RDEL RDEL 2 HEN 3 DIS 4 VSS 5 OUT 6 IN+ 7 IN8 HDEL 9 LDEL 10 AHB
BHO 20 BHS 19 BLO 18 BLS 17 VDD 16 VCC 15 ALS 14 ALO 13 AHS 12 AHO 11
FIGURE 32.
VDD
12V, FINAL VALUE 8.3V TO 9.1V (ASSUMING 5% ZENER TOLERANCE)
DIS
LDEL 5.1V t1 =10ms t2
NOTES: 2. Between t1 and t2 the IN+ and IN- inputs must cause the OUT pin to go through one complete cycle (transition order is not important). If the ENABLE pin is low after the under-voltage circuit is satisfied, the ENABLE pin will initiate the 10ms time delay during which the IN+ and IN- pins must cycle at least once. 3. Another product, HIP4080A, incorporates undervoltage circuitry which eliminates the need for the above power up circuitry. FIGURE 33. TIMING DIAGRAM FOR FIGURE 32
15
IN2
IN1
+12V
POWER SECTION B+ 2
R29
JMPR5
CONTROL LOGIC SECTION
C8
+ C6
DRIVER SECTION CR2 HIP4080/81
R21
1
Q1 3 2 1 Q3
1
JMPR1 U2 CD4069UB 2 OUT/BLI
U1 1 BHB BHO 20 2 HEN/BHI BHS 19 3 DIS BLO 18 4V SS 5 OUT/BLI 6 IN+/ALI BLS 17 16 V
DD
C4
R22
3 L1 AO +12V 2 R23 1 Q2 3 2 R24 1 Q4 C1 L2 BO C2
16
13 5 11
U2 CD4069UB U2 CD4069UB
12
JMPR2
IN+/ALI
6
JMPR3 HEN/BHI R33 R34 3 IN-/AHI 2 CW 1 2 CW 1 3
7 IN-/AHI 8 HDEL ALO 9 LDEL AHS 10 AHB AHO CR1 C3
VCC 15 ALS 14 13 12 11
U2 CD4069UB
10
JMPR4
3
CX C5
CY
R30
R31 COM
HIP4080 HIP4080
ALS
BLS O
VDD
VDD ENABLE NOTES: O TO DIS 56K 2N3906 3 U2 4
56K
4. Circuit inside dashed area must be hardwired and is not included on the evaluation board. 5. Device CD4069UB PIN 7 = COM, Pin 14 = +12V. 6. Components L1, L2, C1, C2, CX, CY, R30, R31, are not supplied. refer to Application Note for description of input logic operation to determine jumper locations for JMPR1 - JMPR4.
8.2V
100K I
CD4069UB 9 0.1MFD U2 8
CD4069UB
FIGURE 34. HIP4080 EVALUATION PC BOARD SCHEMATIC
GND
+12V
JMPR5
R29
R27
R28
R26
C7
C8 C6 CR2 Q1 U1 HIP4080/81 DIS C4 BHO BLO BLS Q2 1 R21 Q4 1 R22 R24 L1 L2 1 Q3 1 +
C1
R32
U2 IN1 I O IN2
C2
HDEL
C5
CX
ALS
CR1 R33 R34
R30
CY
BLS
FIGURE 35. HIP4080 EVALUATION BOARD SILKSCREEN
R31
17
B+
COM
+
AO
BO
JMPR1 JMPR2 JMPR3 JMPR4
HIP4080 HIP4080
ALS ALO AHO
R23
O LDEL
C3
HIP4080 Supplemental Information for HIP4080 and HIP4081 Power-Up Application
The HIP4080 and HIP4081 H-Bridge Driver ICs require external circuitry to assure reliable start-up conditions of the upper drivers. If not addressed in the application, the H-bridge power MOSFETs may be exposed to shoot-through current, possibly leading to MOSFET failure. Following the instructions below will result in reliable start-up. HIP4081 The HIP4081 has four inputs, one for each output. Outputs ALO and BLO are directly controlled by input ALI and BLI. By holding ALI and BLI low during start-up no shoot-through conditions can occur. To set the latches to the upper drivers such that the driver outputs, AHO and BHO, are off, the DIS pin must be toggled from low to high after power is applied. This is accomplished with a simple resistor divider, as shown below in Figure 36. As the VDD/VCC supply ramps from zero up, the DIS voltage is below its input threshold of 1.7V due to the R1/R2 resistor divider. When VDD/VCC exceeds approximately 9V to 10V, DIS becomes greater than the input threshold and the chip disables all outputs. It is critical that ALI and BLI be held low prior to DIS reaching its threshold level of 1.7V while VDD/VCC is ramping up, so that shoot through is avoided. After power is up the chip can be enabled by the ENABLE signal which pulls the DIS pin low. HIP4080 The HIP4080 does not have an input protocol like the HIP4081 that keeps both lower power MOSFETs off other than through the DIS pin. IN+ and IN- are inputs to a comparator that control the bridge in such a way that only one of the lower power devices is on at a time, assuming DIS is low. However, keeping both lower MOSFETs off can be accomplished by controlling the lower turn-on delay pin, LDEL, while the chip is enabled, as shown in Figure 37. Pulling LDEL to VDD will indefinitely delay the lower turn-on delays through the input comparator and will keep the lower MOSFETs off. With the lower MOSFETs off and the chip enabled, i.e., DIS = low, IN+ or IN- can be switched through a full cycle, properly setting the upper driver outputs. Once this is accomplished, LDEL is released to its normal operating point. It is critical that IN+/IN- switch a full cycle while LDEL is held high, to avoid shoot-through. This start-up procedure can be initiated by the supply voltage and/or the chip enable command by the circuit in Figure 37.
R1 15K
1 BHB 2 BHI 3 DIS
BHO 20 BHS 19 BLO 18 BLS 17 VDD 16 VCC 15 ALS 14 ALO 13 AHS 12 AHO 11
ENABLE R1 15K
1 BHB 2 BHI 3 DIS
BHO 20 BHS 19 BLO 18 BLS 17 VDD 16 VCC 15 ALS 14 ALO 13 AHS 12 AHO 11
ENABLE R2 3.3K
4 VSS 5 BLI 6 ALI 7 AHI 8 HDEL 9 LDEL 10 AHB
R2 3.3K
4 VSS 5 BLI 6 ALI 7 AHI 8 HDEL 9 LDEL 10 AHB
FIGURE 36.
1 BHB VDD VDD ENABLE 56K 2N3906 56K 8.2V VDD 100K 100K 0.1F RDEL RDEL 2 HEN 3 DIS 4 VSS 5 OUT 6 IN+ 7 IN8 HDEL 9 LDEL 10 AHB
BHO 20 BHS 19 BLO 18 BLS 17 VDD 16 VCC 15 ALS 14 ALO 13 AHS 12 AHO 11
FIGURE 37.
18
HIP4080 Timing Diagrams
VDD VDD 12V, FINAL VALUE 8.5V TO 10.5V (ASSUMES 5% RESISTORS) ALI, BLI LDEL DIS 1.7V t1 =10ms t2 5.1V DIS 12V, FINAL VALUE 8.3V TO 9.1V (ASSUMING 5% ZENER TOLERANCE)
NOTE: 7. ALI and/or BLI may be high after t1, whereupon the ENABLE pin may also be brought high. FIGURE 38.
NOTE: 8. Between t1 and t2 the IN+ and IN- inputs must cause the OUT pin to go through one complete cycle (transition order is not important). If the ENABLE pin is low after the undervoltage circuit is satisfied, the ENABLE pin will initiate the 10ms time delay during which the IN+ and IN- pins must cycle at least once. FIGURE 39.
19
HIP4080 Small Outline Plastic Packages (SOIC)
N INDEX AREA E -B1 2 3 H 0.25(0.010) M BM
M20.3 (JEDEC MS-013-AC ISSUE C) 20 LEAD WIDE BODY SMALL OUTLINE PLASTIC PACKAGE
INCHES SYMBOL A MIN 0.0926 0.0040 0.013 0.0091 0.4961 0.2914 MAX 0.1043 0.0118 0.0200 0.0125 0.5118 0.2992 MILLIMETERS MIN 2.35 0.10 0.33 0.23 12.60 7.40 MAX 2.65 0.30 0.51 0.32 13.00 7.60 NOTES 9 3 4 5 6 7 8o Rev. 0 12/93
L SEATING PLANE
A1 B
h x 45o
-A-
D -C-
A
C D

A1 0.10(0.004) C
E e H h L N
e
B 0.25(0.010) M C AM BS
0.050 BSC 0.394 0.010 0.016 20 0o 8o 0.419 0.029 0.050
1.27 BSC 10.00 0.25 0.40 20 0o 10.65 0.75 1.27
NOTES: 1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. 3. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. 4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. 6. "L" is the length of terminal for soldering to a substrate. 7. "N" is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch) 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.
20
HIP4080 Dual-In-Line Plastic Packages (PDIP)
N E1 INDEX AREA 12 3 N/2 -B-AD BASE PLANE SEATING PLANE D1 B1 B 0.010 (0.25) M D1 A1 A2 L A C L E
E20.3 (JEDEC MS-001-AD ISSUE D) 20 LEAD DUAL-IN-LINE PLASTIC PACKAGE
INCHES SYMBOL A A1 MIN 0.015 0.115 0.014 0.045 0.008 0.980 0.005 0.300 0.240 MAX 0.210 0.195 0.022 0.070 0.014 1.060 0.325 0.280 MILLIMETERS MIN 0.39 2.93 0.356 1.55 0.204 24.89 0.13 7.62 6.10 MAX 5.33 4.95 0.558 1.77 0.355 26.9 8.25 7.11 NOTES 4 4 8 5 5 6 5 6 7 4 9 Rev. 0 12/93
-C-
A2 B B1 C D D1 E E1 e eA eB L N
eA eC
C
e
C A BS
eB
NOTES: 1. Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control. 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. 3. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95. 4. Dimensions A, A1 and L are measured with the package seated in JEDEC seating plane gauge GS-3. 5. D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch (0.25mm). 6. E and eA are measured with the leads constrained to be perpendicular to datum -C- . 7. eB and eC are measured at the lead tips with the leads unconstrained. eC must be zero or greater. 8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch (0.25mm). 9. N is the maximum number of terminal positions. 10. Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of 0.030 - 0.045 inch (0.76 - 1.14mm).
0.100 BSC 0.300 BSC 0.115 20 0.430 0.150 -
2.54 BSC 7.62 BSC 10.92 3.81 20
2.93
All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com 21


▲Up To Search▲   

 
Price & Availability of HIP408003

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X